| Contact<br>Information | RM 507, Department of of Computer Science and Engineering<br>Indian Institute of Technology, Kanpur.<br>Kanpur, Uttar Pradesh, INDIA - 208016<br>Email: spramod@cse.iitk.ac.in<br>Phone: +91-512-259-2025<br>Web: http://cse.iitk.ac.in/users/spramod                                                          |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Education              | Princeton University, Princeton, NJ.                                                                                                                                                                                                                                                                           |
|                        | Ph.D. Department of Electrical Engineering, 2011-2016.                                                                                                                                                                                                                                                         |
|                        | Thesis: Deriving Abstractions to Address Hardware Platform Security Chal-<br>lenges advised by Professor Sharad Malik.                                                                                                                                                                                         |
|                        | Indian Institute of Science, Bangalore.                                                                                                                                                                                                                                                                        |
|                        | M.Sc. (Engg.), Supercomputer Education and Research Center, 2008-2011.                                                                                                                                                                                                                                         |
|                        | Thesis: Efficient Redundant Execution in Chip Multiprocessors advised by Professor Virendra Singh.                                                                                                                                                                                                             |
|                        | R. V. College of Engineering, Bangalore.                                                                                                                                                                                                                                                                       |
|                        | B.E., Electronics and Communication Engineering, 2002-2006.                                                                                                                                                                                                                                                    |
| Book<br>Chapters       | • "Verifying Security Properties in Modern SoCs using Instruction-Level Abstractions", Pramod Subramanyan and Sharad Malik. <i>Hardware IP Security and Trust</i> , edited by Prabhat Mishra, Swarup Bhunia and Mark Tehranipoor. Springer-Verlag, January 2017.                                               |
|                        | • "Boolean Satisfiability: Solvers and Extensions", Georg Weissenbacher, Pramod Subramanyan and Sharad Malik. Software Systems Safety, IOS Press, May 2014.                                                                                                                                                    |
| Journal<br>Papers      | <ul> <li>"Functional Analysis Attacks on Logic Locking", Deepak Sirone and Pramod<br/>Subramanyan. IEEE Transactions on Information Forensics and Security<br/>(TIFS), 2020.</li> </ul>                                                                                                                        |
|                        | • "Instruction-Level Abstraction (ILA): A Uniform Specification for System-on-<br>Chip (SoC) Verification", Bo-Yuan Huang, Hongce Zhang, Pramod Subra-<br>manyan, Yakir Vizel, Aarti Gupta, and Sharad Malik. ACM Transactions on<br>Design Automation of Electronic Systems (TOADES), 2018.                   |
|                        | • "Template-based Parameterized Synthesis of Uniform Instruction-Level Ab-<br>stractions for SoC Verification", Pramod Subramanyan, Bo-Yuan Huang, Yakir<br>Vizel, Aarti Gupta and Sharad Malik. <i>IEEE Transactions on Computer-Aided</i><br><i>Design of Integrated Circuits and Systems (TCAD)</i> , 2018. |
|                        |                                                                                                                                                                                                                                                                                                                |

• "Reverse Engineering Digital Circuits Using Structural and Functional Analyses", Pramod Subramanyan, Nestan Tsiskaridze, Wenchao Li, Adria Gascon, Wei Yang Tan, Ashish Tiwari, Natarajan Shankar, Sanjit A. Seshia and Sharad Malik. *IEEE Transactions on Emerging Topics in Computing: Special Issue on Nanoscale Architectures for Hardware Security, Trust and Reliability* (TETC), March 2014.

# Conference Publications

- "Verification of Quantitative Hyperproperties Using Trace Enumeration Relations", Shubham Sahai, Pramod Subramanyan and Rohit Sinha. International Conference on Computer Aided Verification (CAV 2020). December 2019.
- (Invited) "Towards Verifiably Secure Systems-on-Chip Platforms", Sujit Kumar Muduli and Pramod Subramanyan. *IEEE Asian Test Symposium.* (ATS 2019). December 2019.
- "Verification of Authenticated Firmware Loaders", Sujit Kumar Muduli, Pramod Subramanyan and Sayak Ray. Formal Methods in Computer-Aided Design. (FMCAD 2019). October 2019.
- "A Formal Approach to Secure Speculation", Kevin Cheang, Cameron Rasmussen, Sanjit A. Seshia and Pramod Subramanyan. *IEEE Computer Security Foundations Symposium.* (CSF 2019). June 2019.
- "Functional Analysis Attacks on Logic Locking", Deepak Sirone and Pramod Subramanyan. Design Automation and Test in Europe. (DATE 2019). March 2019.
- (Invited) "UCLID5: Integrating Modeling, Verification, Synthesis and Learning", Sanjit A. Seshia and Pramod Subramanyan. ACM/IEEE International Conference on Formal Methods and Models for System Design (MEMOCODE 2018). October 2018.
- "Lazy Self-Composition for Security Verification", Weikun Yang, Yakir Vizel, Pramod Subramanyan, Aarti Gupta and Sharad Malik. International Conference on Computer Aided Verification. (CAV 2018). July 2018.
- (Best Paper) "A Formal Foundation for Secure Remote Execution of Enclaves", Pramod Subramanyan, Rohit Sinha, Ilia Lebedev, Srinivas Devadas and Sanjit A. Seshia. ACM Conference on Computer and Communications Security (CCS 2017). October 2017.
- "Malware Detection using Machine Learning Based Analysis of Virtual Memory Access Patterns", Zhixing Xu, Sayak Ray, Pramod Subramanyan and Sharad Malik. *Design Automation and Test in Europe.* (DATE 2017). March 2017.
- (Invited) "Specification and Modeling for Systems-on-Chip Security Verification", Sharad Malik and Pramod Subramanyan. ACM/IEEE Design Automation Conference (DAC 2016). June 2016.

- "Verifying Information Flow Properties of Firmware using Symbolic Execution", Pramod Subramanyan, Sharad Malik, Hareesh Khattri, Abhranil Maiti and Jason Fung. *Design Automation and Test in Europe* (**DATE 2016**). March 2016.
- "Template-based Synthesis of Instruction-Level Abstractions for SoC Verification", Pramod Subramanyan, Yakir Vizel, Sayak Ray and Sharad Malik. Formal Methods in Computer-Aided Design. (FMCAD 2015). September 2015.
- (Best Student Paper) "Evaluating the Security of Logic Encryption Algorithms", Pramod Subramanyan, Sayak Ray and Sharad Malik. *IEEE International Symposium on Hardware-Oriented Security and Trust (HOST 2015)*. May 2015.
- "Template-based circuit understanding", Adria Gascon, Pramod Subramanyan, Bruno Dutertre, Ashish Tiwari, Dejan Jovanovic and Sharad Malik. Formal Methods in Computer-Aided Design. (FMCAD 2014). October 2014.
- "Formal Verification of Taint-propagation Security Properties in a Commercial SoC Design", Pramod Subramanyan and Divya Arora. *Design Automation and Test in Europe (DATE 2014)*. March 2014.
- "All-SAT using Minimal Blocking Clauses", Yinlei Yu, Pramod Subramanyan, Nestan Tsiskaridze and Sharad Malik. International Conference on VLSI Design (VLSID 2014). January 2014.
- "WordRev: Finding Word-Level Structures in a Sea of Bit-Level Gates", Wenchao Li, Adria Gascon, Pramod Subramanyan, Wei Yang Tan, Ashish Tiwari, Sharad Malik, Natarajan Shankar and Sanjit A. Seshia. *IEEE International Symposium on Hardware-Oriented Security and Trust (HOST 2013)*. June 2013.
- "Reverse Engineering Digital Circuits Using Functional Analysis", Pramod Subramanyan, Nestan Tsiskaridze, Kanika Pasricha, Dillon Reisman, Adriana Susnea and Sharad Malik, *Design Automation and Test In Europe* (DATE 2013). March 2013.
- "Adaptive Execution Assistance for Multiplexed Fault-Tolerant Chip Multiprocessors", Pramod Subramanyan, Virendra Singh, Kewal Saluja and Erik Larsson, *IEEE International Conference on Computer Design*, (*ICCD 2011*). October 2011.
- "Energy-Efficient Fault Tolerance in Chip Multiprocessors Using Critical Value Forwarding", Pramod Subramanyan, Virendra Singh, Kewal Saluja and Erik Larsson, *IEEE/IFIP International Conference on Dependable Systems and* Networks (DSN 2010). June 2010.
- "Energy-Efficient Fault Tolerance in Chip Multiprocessors", Pramod Subramanyan, Virendra Singh, Kewal Saluja and Erik Larsson, ACM Great Lakes Symposium on VLSI (GLSVLSI 2010). May 2010.

|                        | • "Multiplexed Redundant Execution: A Technique for Efficient Fault Toler-<br>ance in Chip Multiprocessors", Pramod Subramanyan, Virendra Singh, Kewal<br>Saluja and Erik Larsson. <i>Design Automation and Test In Europe</i> (DATE<br>2010). March 2010.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Other<br>Publications  | • "Generation of Minimal Leakage Input Vectors with Constrained NBTI Degra-<br>dation", Pramod Subramanyan, Ram Rakesh Jangir, Jaynarayan Tudu, Erik<br>Larsson and Virendra Singh. <i>Proceedings of the 7th East-West Design and</i><br><i>Test Workshop (EWDTS 2009)</i> , September, Moscow, Russia.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                        | • "Power-Efficient Redundant Execution for Chip Multiprocessors", Pramod Subramanyan, Virendra Singh, Kewal Saluja and Erik Larsson. Proceedings of the 3rd Workshop on Dependable and Secure Nanocomputing (WDSN 2009) held in conjunction with DSN 2009, June 2009, Lisbon, Portugal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                        | • "Accelerating Signal Processing Applications Using Graphics Processors", Ashwin Prasad and Pramod Subramanyan. Proceedings of the 14th National Conference on Communications, (NCC 2008), February 2008, Mumbai, India.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Patents                | • US Patent 8,040,276, October 18, 2011. "Generation of Multi-satellite GPS Signals in Software", Sastry Vadlamani, Vrishti Agrawal, Sanjeev G. Dhumawad, Pramod Subramanyan and Abhay Samant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                        | • "Cache System With Biased Cache Line Replacement Policy and Method There-<br>for", William L. Walker, Robert F. Krick, Tarun Nakra and Pramod Subra-<br>manyan. (Pending)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Awards                 | <ul> <li>ACM SIGDA Outstanding Ph.D. Dissertation Award in Electronic Design<br/>Automation. (2018)</li> <li>Best Paper Award, ACM Conference on Computer and Communications Se-<br/>curity. (2017)</li> <li>Bede Liu Award for the Best Doctoral Thesis, Department of Electrical Engi-<br/>neering, Princeton University. (2017)</li> <li>Honorable Mention, IEEE System Validation and Debug Technology Council<br/>(SVDTC) Student Research Award. (2016)</li> <li>Wu Prize for Excellence, School of Engineering and Applied Science, Princeton<br/>University. (2015)</li> <li>Best Student Paper Award, IEEE International Symposium on Hardware-<br/>Oriented Security and Trust. (2015)</li> <li>Teaching Assistant Award, Department of Electrical Engineering, Princeton<br/>University for the course Introduction to Logic Design. (2014)</li> <li>Subramaniam Rajalakshmi Medal for best M.Sc (Engg.) thesis at the Super-<br/>computer Education and Research Center, Indian Institute of Science. (2012)</li> </ul> |
| Teaching<br>Experience | • Instructor for "Computer Systems Security" (CS 628A) at the Indian Insti-<br>tute of Technology – Kanpur, Autumn 2019. ( <i>Received a citation from the</i><br><i>Academic Senate, IIT Kanpur for exceptionally good teaching evaluations.</i> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

- Instructor for "Computer Systems Security" (CS 628A) at the Indian Institute of Technology – Kanpur, Spring 2019. (*Received a citation from the Academic* Senate, IIT Kanpur for exceptionally good teaching evaluations.)
- Instructor for "Designing Verifiably Secure Systems" (CS 698K) at the Indian Institute of Technology Kanpur, Autumn 2018.
- Lead Teaching Assistant for "Formal Methods: Specification, Verification, and Synthesis" (EECS 219C) taught by Professor Sanjit Seshia, University of California, Berkeley, Spring 2018.
- Assistant in Instruction for "Designing Secure Systems" (ELE 476) taught by Professor Prateek Mittal, Princeton University, Fall 2014.
- Assistant in Instruction for "Introduction to Logic Design" (ELE 206/COS 306) taught by Professor Sharad Malik, Princeton University, Fall 2013.

## PROFESSIONAL Indian Institute of Technology, Kanpur. Kanpur, India.

#### EXPERIENCE

Assistant Professor (May 2018-Present)

I am an assistant professor in the Department of Computer Science and Engineering at IIT Kanpur. My research interests lie at the intersection of formal methods, security and systems.

## University of California, Berkeley. Berkeley, CA.

#### Postdoctoral Researcher (January 2017-May 2018)

I was a postdoctoral researcher in Electrical Engineering and Computer Sciences at UC Berkeley. I worked on applying formal verification to hardware and system security concerns. My mentor was Professor Sanjit Seshia.

Intel Corporation. Santa Clara, CA and Hillsboro, OR.

Graduate Student Intern (Summers of 2013/14/15)

I worked in the Security Center of Excellence (SeCoE) and used formal techniques to verify security properties of hardware and firmware in Intel designs.

### Advanced Micro Devices. Bangalore, India.

#### Design Engineer II (July 2010 to August 2011)

I worked in AMD India's performance modeling team where I developed simulators for core modeling, studied hardware features and enhancements and worked on the correlation of simulator and hardware (RTL) performance.

National Instruments. Bangalore, India.

Staff Software Engineer (May 2008 to July 2008)

Software Engineer (July 2006 to April 2008)

I was part of the radio frequency (RF) software group where I developed high-performance signal processing algorithms.

- STUDENT
   Doctor of Philosophy

   ADVISING
   Shubham Sahai with primary advisor Prof. Sandeep Shukla (ongoing)
  - Sujit Kumar Muduli (ongoing)
  - Gourav Takhar (ongoing)
  - Arun Jain (ongoing)
  - Sumit Lahiri (ongoing)
  - Master of Science by Research
    - Nirjhar Roy (ongoing)
    - Tarun Solanki (ongoing)
  - Master of Technology
    - Deepak Sirone Jegan (2019)
    - Ayushi Agarwal with primary advisor Prof. Sandeep Shukla (2019)
    - Bidya Sarkar (ongoing)
    - Krishna Kumar Tayal (ongoing)
    - Mayank Rawat (ongoing)
    - Mohit Malhotra (ongoing)
    - Supriya Suresh (ongoing)
- SERVICE VLSID 2019 Tutorial, "Logic Locking: Current Trends, Attacks and Future Directions", with Ujjwal Guin.
  - DAC 2017 Tutorial, "Security Validation in Modern Systems-on-Chip", with Jason Fung and Sharad Malik.
  - Program committees:
    - AsianHOST 2020
    - VLSI-SoC 2020
    - Design Automation Conference (DAC) 2018, 2019 and 2020
    - ISEA-ISAP 2020
    - VLSI Design Conference 2020
    - Secure Knowledge Management (SKM) 2019
    - $-\,$  Design Automation for Understanding Hardware Designs (DUHDe) 2019
    - ICISS 2018
    - Top Picks in Hardware and Embedded Security (TopInHES) 2018
  - Journal Reviewing: ACM JETC, IEEE TCAD, IEEE TETC, IEEE TIFS, IEEE ToC, Springer JETTA.
  - Conference Reviewing: CAV 2019, CAV 2018, DAC 2017, FMCAD 2016, SAT 2015, ICCAD 2015, ICCD 2011.

PROFESSIONAL Member of the IEEE and ACM. MEMBERSHIPS